This dual 2-input positive-OR gate is designed for 1.65-V to 5.5-V VCC operation.
The SN74LVC2G32 device performs the Boolean function Y = A + B or Y = A B in positive logic.
NanoFree package technology is a major breakthrough in IC packaging concepts, using the die as the package.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
Products containing the "SN74LVC2G32" keyword are: SN74LVC2G32DCT3 , SN74LVC2G32DCTR , SN74LVC2G32DCTR , SN74LVC2G32DCTRE4 , SN74LVC2G32DCTRE4 , SN74LVC2G32DCTRG4 , SN74LVC2G32DCTRG4 , SN74LVC2G32DCUR , SN74LVC2G32DCUR , SN74LVC2G32DCURE4 , SN74LVC2G32DCURE4 , SN74LVC2G32DCURG4 , SN74LVC2G32DCURG4 , SN74LVC2G32DCURG4/C32R , SN74LVC2G32DCUT , SN74LVC2G32DCUT , SN74LVC2G32DCUTE4 , SN74LVC2G32DCUTE4 , SN74LVC2G32DCUTG4 , SN74LVC2G32DCUTG4| Status | ACTIVE |
| SubFamily | OR gate |
| Technology Family | LVC |
| VCC | 5.5 |
| Channels | 2 |
| Inputs per channel | 2 |
| ICC @ nom voltage | 0.01 |
| IOL | 32 |
| IOH | -32 |
| Input type | Standard CMOS |
| Output type | Push-Pull |
| Features | Partial Power Down (Ioff)^Over-Voltage Tolerant Inputs^Ultra High Speed (tpd <5ns) |
| Data rate | 100 |
| Rating | Catalog |
| Operating temperature range | -40 to 125 |
| Package Group | DSBGA|8 |
| Package size: mm2:W x L (PKG) | See datasheet (DSBGA) |
| Approx. price | 0.14 | 1ku |