CD4071B, CD4072B and CD4075B OR gates provide the system designer with direct implementation of the positive-logic OR function and supplement the existing family of CMOS gates.
The CD4071B, CD4072B, and CD4075B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes) and 14-lead thin shrink small-outline packages (PW and PWR suffixes).
Products containing the "CD4072B" keyword are: CD4072BE , CD4072BE , CD4072BE-NG , CD4072BEE4 , CD4072BEG4 , CD4072BEX , CD4072BEXV , CD4072BF , CD4072BF/3 , CD4072BF3A , CD4072BF3A. , CD4072BFH , CD4072BFMSR , CD4072BFX , CD4072BK , CD4072BK/3 , CD4072BM , CD4072BM , CD4072BM96 , CD4072BM96Data sheet acquired from Harris Semiconductor
| Status | ACTIVE |
| SubFamily | OR gate |
| Technology Family | CD4000 |
| VCC | 18 |
| Channels | 2 |
| Inputs per channel | 4 |
| ICC @ nom voltage | 0.015 |
| IOL | 6.8 |
| IOH | -6.8 |
| Input type | Standard CMOS |
| Output type | Push-Pull |
| Features | Standard Speed (tpd > 50ns) |
| Data rate | 8 |
| Rating | Catalog |
| Operating temperature range | -55 to 125 |
| Package Group | PDIP|14 |
| Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
| Approx. price | 0.11 | 1ku |