The CDCVF310 is a high-performance, low-skew clock bufferthat operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.
The CDCVF310 is characterized for operation from -40°C to 85°C.
Products containing the "CDCVF310" keyword are: CDCVF310PW , CDCVF310PW , CDCVF310PWG4 , CDCVF310PWG4 , CDCVF310PWR , CDCVF310PWR , CDCVF310PWRG4 , CDCVF310PWRG4Status | ACTIVE |
SubFamily | Single-ended |
Additive RMS jitter | 40 |
Output frequency | 200 |
Input level | LVTTL |
Number of outputs | 10 |
Output level | LVTTL |
VCC | 2.5^3.3 |
VCC out | 2.5^3.3 |
Input frequency | 200 |
Operating temperature range | -40 to 85 |
Package Group | TSSOP|24 |
Package size: mm2:W x L (PKG) | [pf]24TSSOP[/pf]: 50 mm2: 6.4 x 7.8 (TSSOP|24) |
Rating | Catalog |
Approx. price | 2.26 | 1ku |