The DS92CK16 1 to 6 Clock Buffer/Bus Transceiver is a one to six CMOS differential clock distribution device utilizing Bus Low Voltage Differential Signaling (BLVDS) technology. This clock distribution device is designed for applications requiring ultra low power dissipation, low noise, and high data rates. The BLVDS side is a transceiver with a separate channel acting as a return/source clock.
The DS92CK16 accepts LVDS (300 mV typical) differential input levels, and translates them to 3V CMOS output levels. An output enable pin OE , when high, forces all CLKOUT pins high.
The device can be used as a source synchronous driver. The selection of the source driving is controlled by the CrdCLKIN and DE pins. This device can be the master clock, driving the inputs of other clock I/O pins in a multipoint environment. Easy master/slave clock selection is achieved along a backplane.
Products containing the "DS92CK16" keyword are: DS92CK16 , DS92CK16MTC , DS92CK16T , DS92CK16TMSC , DS92CK16TMTC , DS92CK16TMTC , DS92CK16TMTC/NOPB , DS92CK16TMTC/NOPB , DS92CK16TMTCNOPB , DS92CK16TMTCX , DS92CK16TMTCX , DS92CK16TMTCX/NOPB , DS92CK16TMTCX/NOPBAll trademarks are the property of their respective owners.
Status | ACTIVE |
SubFamily | Differential |
Additive RMS jitter | N/A |
Output frequency | 125 |
Input level | LVDS^LVTTL |
Number of outputs | 6 |
Output level | LVCMOS |
VCC | 3.3 |
VCC out | 3.3 |
Input frequency | 125 |
Operating temperature range | -40 to 85 |
Package Group | TSSOP|24 |
Package size: mm2:W x L (PKG) | [pf]24TSSOP[/pf]: 50 mm2: 6.4 x 7.8 (TSSOP|24) |
Rating | Catalog |
Approx. price | 2.77 | 1ku |