The CDCVF25084 is a high-performance, low-skew, low-jitter, phase-lock loop clock multiplier. It uses a PLL to precisely align, in both frequency and phase, the output clocks to the input clock signal including a multiplication factor of four. The CDCVF25084 operates from a nominal supply voltage of 3.3 V. The device also includes integrated series-damping resistors in the output drivers that make it ideal for driving point-to-point loads.
Two banks of four outputs each provide low-skew, low-jitter copies of CLKIN x four. All outputs operate at the same frequency. Output duty cycles are adjusted to 50%, independent of duty cycle at CLKIN. The device automatically goes into power-down mode when no input signal is applied to CLKIN and the outputs go into a low state. Unlike many products containing PLLs, the CDCVF25084 does not require an external RC network. The loop filter for the PLL is included on-chip, minimizing component count, space, and cost.
Because it is based on a PLL circuitry, the CDCVF25084 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization is required following power up and application of a fixed-frequency signal at CLKIN and any following changes to the PLL reference.
The CDCVF25084 is characterized for operation from 40°C to 85°C.
Products containing the "CDCVF25084" keyword are: CDCVF25084PW , CDCVF25084PW , CDCVF25084PWG4 , CDCVF25084PWG4 , CDCVF25084PWR , CDCVF25084PWR , CDCVF25084PWRG4 , CDCVF25084PWRG4 , CDCVF25084PWRG4 (PB)Status | ACTIVE |
SubFamily | Zero delay buffers |
Additive RMS jitter | |
Output frequency | |
Input level | |
Number of outputs | 8 |
Output level | |
VCC | 3.3 |
VCC out | |
Input frequency | |
Operating temperature range | -40 to 85 |
Package Group | TSSOP|16 |
Package size: mm2:W x L (PKG) | [pf]16TSSOP[/pf]: 22 mm2: 4.4 x 5 (TSSOP|16) |
Rating | Catalog |
Approx. price | 4.29 | 1ku |