CD4522B programmable BCD counter has a decoded "0" state output for divide-by-N applications. In single stage operation the "0" output is tied to the Preset Enable input. The Cascade Feedback allows multiple stage divide-by-N operation without the need for external gating. A HIGH on the Clock Inhibit disables the pulse-counting function. A HIGH on the Master Reset asynchronously resets the divide-by-N operation. The output is presented in BCD format.
The CD4522B-series types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).
Products containing the "CD4522B" keyword are: CD4522BE , CD4522BE , CD4522BEE4 , CD4522BEG4 , CD4522BM , CD4522BM , CD4522BM96 , CD4522BM96 , CD4522BM96E4 , CD4522BM96E4 , CD4522BM96G4 , CD4522BME4 , CD4522BMG4 , CD4522BMT , CD4522BMT , CD4522BMTE4 , CD4522BMTG4 , CD4522BNSR , CD4522BNSR , CD4522BNSRE4NOT RECOMMENDED FOR NEW DESIGNS
| Status | ACTIVE |
| SubFamily | Counter/arithmetic/parity function |
| Technology Family | CD4000 |
| VCC | 18 |
| Bits | 4 |
| Voltage | 5^10^15 |
| F @ nom voltage | 8 |
| ICC @ nom voltage | 0.03 |
| tpd @ Nom Voltage | 450 |
| Rating | Catalog |
| Operating temperature range | -55 to 125 |
| Package Group | PDIP|16 |
| Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
| Approx. price | 0.15 | 1ku |