CD4521B consists of an oscillator section and 24 ripple-carry binary counter stages. The oscillator configuration (using IN1) allows design of either RC or crystal oscillator circuits. IN1 should be tied either HIGH or LOW when not in use. A HIGH on the RESET causes the counter to go to the all-0s state and disables the oscillator. The count is advanced on the negative transition of IN1 (and IN2). A time-saving test mode is described in the Functional Test Sequence Table and in Fig. 6.
The CD4521B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).
Products containing the "CD4521B" keyword are: CD4521BE , CD4521BEE4 , CD4521BEG4 , CD4521BER2489 , CD4521BF , CD4521BF3A , CD4521BM , CD4521BM96 , CD4521BM96E4 , CD4521BM96G4 , CD4521BM96G4 , CD4521BME4 , CD4521BMG4 , CD4521BMT , CD4521BMT , CD4521BMTE4 , CD4521BMTG4 , CD4521BNSR , CD4521BNSR , CD4521BNSRE4Data sheet acquired from Harris Semiconductor
Status | ACTIVE |
SubFamily | Rate multiplier/frequency divider/timer |
Technology Family | CD4000 |
VCC | 18 |
Bits | 7 |
Voltage | 10 |
F @ nom voltage | 8 |
ICC @ nom voltage | 0.3 |
tpd @ Nom Voltage | 4500 |
Rating | Catalog |
Operating temperature range | -55 to 125 |
Package Group | PDIP|16 |
Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
Approx. price | 0.12 | 1ku |