CD4521B - CMOS 24-Stage Frequency Divider

Updated : 2020-01-09 14:44:08
Description

CD4521B consists of an oscillator section and 24 ripple-carry binary counter stages. The oscillator configuration (using IN1) allows design of either RC or crystal oscillator circuits. IN1 should be tied either HIGH or LOW when not in use. A HIGH on the RESET causes the counter to go to the all-0’s state and disables the oscillator. The count is advanced on the negative transition of IN1 (and IN2). A time-saving test mode is described in the Functional Test Sequence Table and in Fig. 6.

The CD4521B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

Products containing the "CD4521B" keyword are: CD4521BE , CD4521BEE4 , CD4521BEG4 , CD4521BER2489 , CD4521BF , CD4521BF3A , CD4521BM , CD4521BM96 , CD4521BM96E4 , CD4521BM96G4 , CD4521BM96G4 , CD4521BME4 , CD4521BMG4 , CD4521BMT , CD4521BMT , CD4521BMTE4 , CD4521BMTG4 , CD4521BNSR , CD4521BNSR , CD4521BNSRE4
Features

  • Reset disables the RC oscillator for low-power standby condition
  • VDD’ and VSS’ pins are brought out from the crystal oscillator to allow use of external resistors for low-power operation
  • Maximum input current of 1 µA at 18 V over full package-temperature range:
    100 nA at 18 V and 25°C
  • Common reset
  • 100% tested for 20-V quiescent current
  • 5, 10 and 15 V parametric ratings
  • Standardized symmetrical output characteristics
  • Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of ’B’ Series CMOS Devices"

Data sheet acquired from Harris Semiconductor