CD4514B and CD4515B consist of a 4-bit strobed latch and a 4-to-16-line decoder. The latches hold the last input data presented prior to the strobe transition from 1 to 0. Inhibit control allows all outputs to be placed at 0 (CD4514B) or 1 (CD4515B) regardless of the state of the data or strobe inputs.
The decode truth table indicates all combinations of data inputs and appropriate selected outputs.
These devices are similar to industry types MC14514 and MC14515.
The CD4514B and CD4515B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), and 16-lead small-outline packages (M and M96 suffixes).
Products containing the "CD4514B" keyword are: CD4514BCCW , CD4514BCJ , CD4514BCJ MM14514BCJ , CD4514BCJ/A+ , CD4514BCN , CD4514BCN MM14514BCN , CD4514BCN/BN , CD4514BCWM , CD4514BCWM/A+ , CD4514BCWMX , CD4514BD , CD4514BD/3 , CD4514BD3 , CD4514BDMSR , CD4514BE , CD4514BE , CD4514BEE4 , CD4514BEG4 , CD4514BEX , CD4514BFCD4514B Output "High" on Select
CD4515B Output "Low" on Select
Data sheet acquired from Harris Semiconductor.
Status | ACTIVE |
SubFamily | Encoders & decoders |
Technology Family | CD4000 |
VCC | 18 |
Bits | 16 |
Voltage | 5^10^15 |
F @ nom voltage | 8 |
ICC @ nom voltage | 0.3 |
tpd @ Nom Voltage | 370 |
Rating | Catalog |
Operating temperature range | -55 to 125 |
Package Group | SOIC|24 |
Package size: mm2:W x L (PKG) | [pf]24SOIC[/pf]: 160 mm2: 10.3 x 15.5 (SOIC|24) |
Approx. price | 0.25 | 1ku |