These octal buffers and line drivers are designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.
These devices are organized as two 4-bit buffer/line drivers with separate output-enable (OE)\ inputs. When OE\ is low, the devices pass data from the A inputs to the Y outputs. When OE\ is high, the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.
Products containing the "SN74LVTH240" keyword are: SN74LVTH240DB , SN74LVTH240DB(LXH240) , SN74LVTH240DB/LXH240 , SN74LVTH240DBR , SN74LVTH240DBR , SN74LVTH240DBR LXH240 , SN74LVTH240DBR SSOP20 , SN74LVTH240DBRG4 , SN74LVTH240DW , SN74LVTH240DW , SN74LVTH240DWG4 , SN74LVTH240DWG4 , SN74LVTH240DWR , SN74LVTH240DWR , SN74LVTH240DWRE4 , SN74LVTH240DWRE4 , SN74LVTH240GQNR , SN74LVTH240IPWREP , SN74LVTH240IPWREP , SN74LVTH240NS| Status | ACTIVE |
| SubFamily | Inverting buffer/driver |
| Technology Family | LVT |
| VCC | 3.6 |
| Bits | 8 |
| Voltage | 3.3 |
| F @ nom voltage | 160 |
| tpd @ Nom Voltage | 4.6 |
| ICC @ nom voltage | 0.005 |
| IOL | 64 |
| IOH | -32 |
| Rating | Catalog |
| Operating temperature range | -40 to 85 |
| Package Group | SOIC|20 |
| Package size: mm2:W x L (PKG) | [pf]20SO[/pf]: 98 mm2: 7.8 x 12.6 (SO|20) |
| Approx. price | 0.31 | 1ku |