This 32-bit buffer/driver is operational at 0.8-V to 2.7-V VCC, but is designed specifically for 1.65-V to 1.95-V VCC operation.
The SN74AUCH32244 is designed specifically to improve the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters.
The device can be used as eight 4-bit buffers, four 8-bit buffers, two 16-bit buffers, or one 32-bit buffer. It provides true outputs and symmetrical active-low output-enable (OE)\ inputs.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
Products containing the "SN74AUCH32244" keyword are: SN74AUCH32244GKER , SN74AUCH32244ZKER , SN74AUCH32244ZKERWidebus+ is a trademark of Texas Instruments.
Status | ACTIVE |
SubFamily | Non-Inverting buffer/driver |
Technology Family | AUC |
VCC | 2.7 |
Bits | 32 |
Voltage | 0.8^1.2^1.5^1.8^2.5 |
F @ nom voltage | 250 |
tpd @ Nom Voltage | 5.4^2.8^1.9^1.8 |
ICC @ nom voltage | 0.04 |
IOL | 9 |
IOH | -9 |
Rating | Catalog |
Operating temperature range | -40 to 85 |
Package Group | LFBGA|96 |
Package size: mm2:W x L (PKG) | [pf]96LFBGA[/pf]: 74 mm2: 5.5 x 13.5 (LFBGA|96) |
Approx. price | 1.47 | 1ku |