CD4001B, CD4002B, and CD4025B NOR gates provide the system designer with direct implementation of the NOR function and supplement the existing family of CMOS gates. All inputs and outputs are buffered.
The CD4001B, CD4002B, and CD4025B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes).
Products containing the "CD4001B" keyword are: CD4001B , CD4001B/883 , CD4001BCM , CD4001BCM , CD4001BCM , ZMM5258B-13 , CD4001BCM,2SA1179Z,MRSS5 , CD4001BCMX , CD4001BCMX SOP3.9 , CD4001BCMX(PBFREE) , CD4001BCMX_NL , CD4001BCN , CD4001BCN , CD4001BCN_NL , CD4001BCSJ , CD4001BCSJX , CD4001BD , CD4001BD CD4001BP CD4001 , CD4001BD(CD4001BE) , CD4001BD/3 , CD4001BDCData sheet acquired from Harris Semiconductor
Status | ACTIVE |
SubFamily | NOR gate |
Technology Family | CD4000 |
VCC | 18 |
Channels | 4 |
Inputs per channel | 2 |
ICC @ nom voltage | 0.015 |
IOL | 6.8 |
IOH | -6.8 |
Input type | Standard CMOS |
Output type | Push-Pull |
Features | Standard Speed (tpd > 50ns) |
Data rate | 8 |
Rating | Catalog |
Operating temperature range | -55 to 125 |
Package Group | PDIP|14 |
Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
Approx. price | 0.11 | 1ku |