The LMK01000 family provides an easy way to divide and distribute high performance clock signals throughout the system. These devices provide best-in-class noise performance and are designed to be pin-to-pin and footprint compatible with LMK03000/LMK02000 family of precision clock conditioners.
The LMK01000 family features two programmable clock inputs (CLKin0 and CLKin1) that allow the user to dynamically switch between different clock domains.
Each device features 8 clock outputs with independently programmable dividers and delay adjustments. The outputs of the device can be easily synchronized by an external pin (SYNC*).
High performance Clock Distribution Wireless Infrastructure Medical Imaging Wired Communications Test and Measurement Military / Aerospace
Device | LVDS | LVPECL |
---|---|---|
LMK01000 | 3 | 5 |
LMK01010 | 8 | 0 |
LMK01020 | 0 | 8 |
Status | ACTIVE |
SubFamily | Differential^Dividers |
Additive RMS jitter | 30 |
Output frequency | 1600 |
Input level | LVDS |
Number of outputs | 8 |
Output level | LVDS |
VCC | 3.3 |
VCC out | 3.3 |
Input frequency | 1600 |
Operating temperature range | -40 to 85 |
Package Group | WQFN|48 |
Package size: mm2:W x L (PKG) | [pf]48WQFN[/pf]: 49 mm2: 7 x 7 (WQFN|48) |
Rating | Catalog |
Approx. price | 7.58 | 1ku |