The ADC14L040 is a low power monolithic CMOS analog-to-digital converter capable of converting analog input signals into 14-bit digital words at 40 Megasamples per second (MSPS). This converter uses a differential, pipeline architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption while providing excellent dynamic performance and a 150 MHz Full Power Bandwidth. Operating on a single +3.3V power supply, the ADC14L040 achieves 11.9 effective bits at nyquist and consumes just 235 mW at 40 MSPS . The Power Down feature reduces power consumption to 15 mW.
The differential inputs provide a full scale differential input swing equal to 2 times VREF with the possibility of a single-ended input. Full use of the differential input is recommended for optimum performance. Duty cycle stabilization and output data format are selectable using a quad state function pin. The output data can be set for offset binary or two's complement.
To ease interfacing to lower voltage systems, the digital output driver power pins of the ADC14L040 can be connected to a separate supply voltage in the range of 2.4V to the analog supply voltage.
This device is available in the 32-lead LQFP package and will operate over the industrial temperature range of −40°C to +85°C. An evaluation board is available to ease the evaluation process.
Products containing the "ADC14L040" keyword are: ADC14L040CIVY , ADC14L040CIVY/NOPB , ADC14L040CIVY/NOPBAll trademarks are the property of their respective owners.
Status | ACTIVE |
SubFamily | High-speed ADCs (>10MSPS) |
Resolution | 14 |
Sample Rate | 40 |
Number of input channels | 1 |
INL | |
SNR | 74 |
SFDR | 90 |
Power consumption | 235 |
Interface | Parallel CMOS^TTL |
Architecture | Pipeline |
Operating temperature range | -40 to 85 |
Rating | Catalog |
Package Group | LQFP|32 |
Package size: mm2:W x L (PKG) | [pf]32LQFP[/pf]: 81 mm2: 9 x 9 (LQFP|32) |
Approx. price | 15.30 | 1ku |
Analog input BW | 150 |