CD40192b Presettable BCD Up/Down Counter and the CD40193B Presettable Binary Up/Down Counter each consist of 4 synchronously clocked, gated "D" type flip-flops connected as a counter. The inputs consist of 4 individual jam lines, a PRESET\ ENABLE\ control, individual CLOCK UP and CLOCK DOWN signals and a master RESET. Four buffered Q signal outputs as well as CARRY\ and BORROW\ outputs for multiple-stage counting schemes are provided.
The counter is cleared so that all outputs are in a low state by a high on the RESET line. A RESET is accomplished asynchronously with the clock. Each output is individually programmable asynchronously with the clock to the level on the corresponding jam input when the PRESET\ ENABLE\ control is low.
The counter counts up one count on the positive clock edge of the CLOCK UP signal provided the CLOCK DOWN line is high. The counter counts down on count on the positive clock edge of the CLOCK DOWN signal provided the CLOCK UP line is high.
The CARRY\ and BORROW\ signals are high with the counter is counting up or down. The CARRY\ signal goes low one-half clock cycle after the counter reaches its maximum count in the count-up mode. The BORROW\ signal goes low one-half clock cycle after the counter reaches its minimum count in the count-down mode. Cascading of multiple packages is easily accomplished with out the need for additional external circuitry by tying the BORROW\ and CARRY\ outputs to the CLOCK DOWN and CLOCK UP inputs, respectively, of the succeeding counter package.
The CD40192B and CD40193B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).
Products containing the "CD40192B" keyword are: CD40192BCJ , CD40192BCN , CD40192BD , CD40192BE , CD40192BE , CD40192BEE4 , CD40192BEG4 , CD40192BF/3 , CD40192BF3A , CD40192BNSR , CD40192BNSR , CD40192BNSRE4 , CD40192BNSRG4 , CD40192BPW , CD40192BPW , CD40192BPWE4 , CD40192BPWE4 , CD40192BPWG4 , CD40192BPWG4 , CD40192BPWRStatus | ACTIVE |
SubFamily | Counter/arithmetic/parity function |
Technology Family | CD4000 |
VCC | 18 |
Bits | 4 |
Voltage | 5^10^15 |
F @ nom voltage | 8 |
ICC @ nom voltage | 0.03 |
tpd @ Nom Voltage | 240 |
Rating | Catalog |
Operating temperature range | -55 to 125 |
Package Group | PDIP|16 |
Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
Approx. price | 0.13 | 1ku |