SN74LVC1G175 - Single D-Type Flip-Flop with Asynchronous Clear

Updated : 2020-01-09 14:39:17
Description

This single D-type flip-flop is designed for 1.65-V to 5.5-V VCC operation.

The SN74LVC1G175 device has an asynchronous clear (CLR) input. When CLR is high, data from the input pin (D) is transferred to the output pin (Q) on the clock's (CLK) rising edge. When CLR is low, Q is forced into the low state, regardless of the clock edge or data on D.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Products containing the "SN74LVC1G175" keyword are: SN74LVC1G175DBVR , SN74LVC1G175DBVR , SN74LVC1G175DBVRG4 , SN74LVC1G175DBVT , SN74LVC1G175DBVT , SN74LVC1G175DCKR , SN74LVC1G175DCKR , SN74LVC1G175DCKR,74LVC1G , SN74LVC1G175DCKT , SN74LVC1G175DCKT , SN74LVC1G175DRYR , SN74LVC1G175DRYR , SN74LVC1G175DRYR -D6 , SN74LVC1G175YZPR , SN74LVC1G175YZPR
Features

  • Available in the Texas Instruments
    NanoFree™ Package
  • Supports 5-V VCC Operation
  • Inputs Accept Voltages to 5.5 V
  • Supports Down Translation to VCC
  • Max tpd of 4.3 ns at 3.3 V
  • Low Power Consumption, 10-µA Max ICC
  • ±24-mA Output Drive at 3.3 V
  • Ioff Supports Live Insertion, Partial-Power-Down
    Mode, and Back-Drive Protection
  • Latch-Up Performance Exceeds 100 mA Per
    JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)