This single D-type flip-flop is designed for 1.65-V to 5.5-V VCC operation.
The SN74LVC1G175 has an asynchronous clear (CLR) input. When CLR is high, data from the input pin (D) is transferred to the output pin (Q) on the clocks (CLK) rising edge. When CLR is low, Q is forced into the low state, regardless of the clock edge or data on D.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
(1) Additional temperature ranges available - contact factory
| Status | ACTIVE |
| SubFamily | D-type flip-flop |
| Technology Family | LVC |
| VCC | 5.5 |
| Bits | 1 |
| Voltage | 1.8^2.5^3.3^5 |
| F @ nom voltage | 150 |
| ICC @ nom voltage | 0.01 |
| tpd @ Nom Voltage | 16^9^8^5 |
| 3-state output | No |
| Rating | HiRel Enhanced Product |
| Operating temperature range | -55 to 125 |
| Package Group | SC70|6 |
| Package size: mm2:W x L (PKG) | [pf]6SC70[/pf]: 4 mm2: 2.1 x 2 (SC70|6) |
| Approx. price | 0.39 | 1ku |