This single positive-edge-triggered D-type flip-flop is designed for 1.65-V to 5.5-V VCC operation.
When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the level at the output.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
(1) Additional temperature ranges are available - contact factory.
| Status | ACTIVE |
| SubFamily | D-type flip-flop |
| Technology Family | LVC |
| VCC | 5.5 |
| Bits | 1 |
| Voltage | 1.8^2.5^3.3^5 |
| F @ nom voltage | 150 |
| ICC @ nom voltage | 0.01 |
| tpd @ Nom Voltage | 10.1^7^5^4.5 |
| 3-state output | No |
| Rating | HiRel Enhanced Product |
| Operating temperature range | -55 to 115 |
| Package Group | SC70|5 |
| Package size: mm2:W x L (PKG) | [pf]5SC70[/pf]: 4 mm2: 2.1 x 2 (SC70|5) |
| Approx. price | 0.22 | 1ku |