SN74LS377 - Octal D-Type Flip-Flops With Clock Enable

Updated : 2020-01-09 14:40:42
Description

These monolithic, positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic with an enable input. The 'LS377, 'LS378, and 'LS379 devices are similar to 'LS273, 'LS174, and 'LS175, respectively, but feature a common enable instead of a common clear.

Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse if the enable input G\ is low. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output. The circuits are designed to prevent false clocking by transitions at the G\ input.

These flip-flops are guaranteed to respond to clock frequencies ranging from 0 to 30 MHz while maximum clock frequency is typically 40 megahertz. Typical power dissipation is 10 milliwatts per flip-flop.

 

Products containing the "SN74LS377" keyword are: SN74LS377DW , SN74LS377DWG4 , SN74LS377DWG4 , SN74LS377DWR , SN74LS377DWR , SN74LS377DWR. , SN74LS377DWR2 , SN74LS377J , SN74LS377N , SN74LS377N , SN74LS377N/M74LS377P , SN74LS377ND , SN74LS377NE4 , SN74LS377NG4 , SN74LS377NS , SN74LS377NSR , SN74LS377NSR , SN74LS377NSRG4
Features

  • 'LS377 and 'LS378 Contain Eight and Six Flip-Flops, Respectively, with Single-Rail Outputs
  • 'LS379 Contains Four Flip-Flops with Double-Rail Outputs
  • Individual Data Input to Each Flip-Flop
  • Applications Include:
    • Buffer/Storage Registers
    • Shift Registers
    • Pattern Generators