This circuit is a positive-edge-triggered D-type flip-flop with a direct clear (CLR) input.
Information at the data (D) inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a particular voltage level and is not related directly to the transition time of the positive-going pulse. When CLK is at either the high or low level, the D input has no effect at the output.
| Status | ACTIVE |
| SubFamily | D-type flip-flop |
| Technology Family | HC |
| VCC | 6 |
| Bits | 8 |
| Voltage | 3.3^5 |
| F @ nom voltage | 28 |
| ICC @ nom voltage | 0.08 |
| tpd @ Nom Voltage | 34 |
| 3-state output | No |
| Rating | Automotive |
| Operating temperature range | -40 to 125 |
| Package Group | SOIC|20 |
| Package size: mm2:W x L (PKG) | [pf]20SOIC[/pf]: 132 mm2: 10.3 x 12.8 (SOIC|20) |
| Approx. price | 0.19 | 1ku |