These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ALS175 and AS175B feature complementary outputs from each flip-flop.
Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output.
These circuits are fully compatible for use with most TTL circuits.
Products containing the "SN74AS174" keyword are: SN74AS174D , SN74AS174D , SN74AS174DR , SN74AS174N , SN74AS174N , SN74AS174NS , SN74AS174NS-TE2 , SN74AS174NSR , SN74AS174NSR , SN74AS174NSR SOP5.2 , SN74AS174NSRG4Status | ACTIVE |
SubFamily | D-type flip-flop |
Technology Family | AS |
VCC | 5.5 |
Bits | 6 |
Voltage | 5 |
F @ nom voltage | 125 |
ICC @ nom voltage | 45 |
tpd @ Nom Voltage | 10 |
3-state output | No |
Rating | Catalog |
Operating temperature range | 0 to 70 |
Package Group | PDIP|16 |
Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
Approx. price | 1.71 | 1ku |