The SN54LVC00A quadruple 2-input positive-NAND gate is designed for 2.7-V to 3.6-V VCC operation, and the SN74LVC00A quadruple 2-input positive-NAND gate is designed for 1.65-V to 3.6-V VCC operation.
The SNx4LVC00A devices perform the Boolean function Y = A × B or Y = A + B in positive logic.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.
Products containing the "SN74LVC00A" keyword are: SN74LVC00AD , SN74LVC00AD , SN74LVC00ADB , SN74LVC00ADB/LC00A , SN74LVC00ADBE4 , SN74LVC00ADBR , SN74LVC00ADBR , SN74LVC00ADBRE4 , SN74LVC00ADBRE4 , SN74LVC00ADBRE4/LC00A , SN74LVC00ADBRG4 , SN74LVC00ADBRG4 , SN74LVC00ADE4 , SN74LVC00ADE4 , SN74LVC00ADG4 , SN74LVC00ADG4 , SN74LVC00ADR , SN74LVC00ADR , SN74LVC00ADRE4 , SN74LVC00ADRE4Status | ACTIVE |
SubFamily | NAND gate |
Technology Family | LVC |
VCC | 3.6 |
Channels | 4 |
Inputs per channel | 2 |
ICC @ nom voltage | 0.04 |
IOL | 24 |
IOH | -24 |
Input type | Standard CMOS |
Output type | Push-Pull |
Features | Partial Power Down (Ioff)^Over-Voltage Tolerant Inputs^Ultra High Speed (tpd <5ns) |
Data rate | 100 |
Rating | Catalog |
Operating temperature range | -40 to 125 |
Package Group | SOIC|14 |
Package size: mm2:W x L (PKG) | [pf]14SO[/pf]: 80 mm2: 7.8 x 10.2 (SO|14) |
Approx. price | 0.08 | 1ku |