The SN54LVC08A quadruple 2-input positive-AND gate is designed for 2.7-V to 3.6-V VCC operation, and the SN74LVC08A quadruple 2-input positive-AND gate is designed for 1.65-V to 3.6-V VCC operation.
The LVC08A devices perform the Boolean function Y = A B or Y = A\ + B\ in positive logic.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.
Products containing the "SN74LVC08A" keyword are: SN74LVC08AD , SN74LVC08AD , SN74LVC08ADBR , SN74LVC08ADBR , SN74LVC08ADBR /LC08A , SN74LVC08ADBRE4 , SN74LVC08ADBRE4 , SN74LVC08ADBRG4 , SN74LVC08ADBRG4 , SN74LVC08ADE4 , SN74LVC08ADE4 , SN74LVC08ADG4 , SN74LVC08ADG4 , SN74LVC08ADR , SN74LVC08ADR , SN74LVC08ADR /LVC08A , SN74LVC08ADR 03+ , SN74LVC08ADR SOP3.9 , SN74LVC08ADR(LF) , SN74LVC08ADR(P/B)| Status | ACTIVE |
| SubFamily | AND gate |
| Technology Family | LVC |
| VCC | 3.6 |
| Channels | 4 |
| Inputs per channel | 2 |
| ICC @ nom voltage | 0.01 |
| IOL | 24 |
| IOH | -24 |
| Input type | Standard CMOS |
| Output type | Push-Pull |
| Features | Partial Power Down (Ioff)^Over-Voltage Tolerant Inputs^Ultra High Speed (tpd <5ns) |
| Data rate | 100 |
| Rating | Catalog |
| Operating temperature range | -40 to 125 |
| Package Group | SOIC|14 |
| Package size: mm2:W x L (PKG) | [pf]14SO[/pf]: 80 mm2: 7.8 x 10.2 (SO|14) |
| Approx. price | 0.08 | 1ku |