DAC5672 - Dual-Channel, 14-Bit, 275-MSPS Digital-to-Analog Converter (DAC)

Updated : 2020-01-09 14:29:56
Description

The DAC5672 device is a monolithic, dual-channel, 14-bit, high-speed DAC with on-chipvoltage reference.

Operating with update rates of up to 275 MSPS, the DAC5672 offers exceptional dynamicperformance, tight-gain, and offset matching characteristics that make the device well-suited inI/Q baseband or direct IF communication applications.

Each DAC has a high-impedance, differential-current output suitable for single-ended ordifferential analog-output configurations. External resistors allow scaling the full-scale outputcurrent for each DAC separately or together, typically between 2 mA and 20 mA. An accurate on-chipvoltage reference is temperature-compensated and delivers a stable 1.2-V reference voltage.Optionally, an external reference may be used.

The DAC5672 has two, 14-bit, parallel input ports with separate clocks and data latches.For flexibility, the DAC5672 supports multiplexed data for each DAC on one port when operating ininterleaved mode.

The DAC5672 is specifically designed for a differential transformer-coupled output with a50-Ω doubly-terminated load. For a 20-mA full-scale output current, a 4:1 impedance ratio(resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (–2 dBm output power)are supported.

The DAC5672 is available in a 48-pin TQFP package. Pin compatibility between familymembers provides 12-bit (DAC5662) and 14-bit (DAC5672) resolutions. Furthermore, the DAC5672 is pincompatible to the DAC2904 and AD9767 dual DACs. The device is characterized for operation over theindustrial temperature range from –40°C to 85°C.

Products containing the "DAC5672" keyword are: DAC5672 , DAC56721 , DAC5672AI , DAC5672AIPFB , DAC5672AIPFB , DAC5672AIPFB. , DAC5672AIPFBG4 , DAC5672AIPFBR , DAC5672AIPFBRG4 , DAC5672AIPFBRG4 , DAC5672EVM , DAC5672EVM , DAC5672I , DAC5672IPFB , DAC5672IPFB , DAC5672IPFB. , DAC5672IPFBG4 , DAC5672IPFBG4 , DAC5672IPFBR , DAC5672IPFBR
Features

  • 14-Bit Dual Transmit Digital-to-Analog Converter (DAC)
  • 275 MSPS Update Rate
  • Single-Supply: 3 V to 3.6 V
  • High Spurious-Free Dynamic Range (SFDR): 84 dBc at 5 MHz
  • High Third-Order Two-Tone Intermodulation (IMD3): 79 dBc at 15.1 MHz and 16.1 MHz
  • WCDMA Adjacent Channel Leakage Ratio (ACLR): 78 dB at Baseband
  • WCDMA ACLR: 73 dB at 30.72 MHz
  • Independent or Single Resistor Gain Control
  • Dual or Interleaved Data
  • On-Chip 1.2-V Reference
  • Low Power: 330 mW
  • Power-Down Mode: 9 mW
  • Package: 48-Pin Thin-Quad Flat Pack (TQFP)

All trademarks are the property of their respective owners.