ADS61B23 is a 12-bit A/D converter (ADC) with a maximum sampling frequency of 80 MSPS. It combines high performance and low power consumption in a compact 32-QFN package. The analog inputs use buffers to isolate the switching transients of the internal sample & hold from the external driving circuit. The buffered inputs present very low input capacitance (< 2pF) & wide bandwidth. This makes it easy to drive them at high input frequencies, compared to an ADC without the input buffers.
ADS61B23 has coarse and fine gain options that are used to improve SFDR performance at lower full-scale analog input ranges.
The digital data outputs are parallel CMOS or DDR LVDS (Double Data Rate). Several features exist to ease data capturecontrols for output clock position and output buffer drive strength, plus LVDS current and internal termination programmability.
The output interface type, gain, and other functions are programmed using a 3-wire serial interface. Alternatively, some of these functions are configured using dedicated parallel pins so the device starts in the desired state after power-up.
ADS61B23 includes internal references, while eliminating the traditional reference pins and associated external decoupling. External reference mode is also supported.
Products containing the "ADS61B23" keyword are: ADS61B23EVM , ADS61B23IRHB25 , ADS61B23IRHB25 , ADS61B23IRHBR , ADS61B23IRHBR , ADS61B23IRHBRG4 , ADS61B23IRHBT , ADS61B23IRHBT , ADS61B23IRHBTG4Status | ACTIVE |
SubFamily | High-speed ADCs (>10MSPS) |
Resolution | 12 |
Sample Rate | 80 |
Number of input channels | 1 |
INL | |
SNR | 70 |
SFDR | 82 |
Power consumption | 351 |
Interface | DDR LVDS^Parallel CMOS |
Architecture | Pipeline |
Operating temperature range | -40 to 85 |
Rating | Catalog |
Package Group | VQFN|32 |
Package size: mm2:W x L (PKG) | [pf]32VQFN[/pf]: 25 mm2: 5 x 5 (VQFN|32) |
Approx. price | 25.15 | 1ku |
Analog input BW | 450 |