This 20-bit universal bus driver is designed for 1.65-V to 3.6-V VCC operation.
Data flow from A to Y is controlled by the output-enable (OE\) input. The device operates in the transparent mode when the latch-enable (LE\) input is low. When LE\ is high, the A data is latched if the clock (CLK) input is held at a high or low logic level. If LE\ is high, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When OE\ is high, the outputs are in the high-impedance state.
The output port includes equivalent 26- series resistors to reduce overshoot and undershoot.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Products containing the "SN74ALVC162836" keyword are: SN74ALVC162836DGGR , SN74ALVC162836DGGR , SN74ALVC162836DGGRE4 , SN74ALVC162836DGGRG4 , SN74ALVC162836DGVR , SN74ALVC162836DGVR , SN74ALVC162836DL , SN74ALVC162836DL , SN74ALVC162836DLR , SN74ALVC162836DLRWidebus is a trademark of Texas Instruments Incorporated.
Status | ACTIVE |
SubFamily | Universal bus driver (UBD) |
Technology Family | ALVC |
Rating | Catalog |
Package Group | SSOP|56 |
Package size: mm2:W x L (PKG) | [pf]56SSOP[/pf]: 191 mm2: 10.35 x 18.42 (SSOP|56) |
Approx. price | 2.18 | 1ku |