SN74AHCT138 - 3-Line to 8-Line Decoder / Demultiplexer

Updated : 2020-01-09 14:43:02
Description

The ’AHCT138 3-line to 8-line decoders/demultiplexers are designed to be used in high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

Products containing the "SN74AHCT138" keyword are: SN74AHCT138D , SN74AHCT138D , SN74AHCT138DB , SN74AHCT138DBR , SN74AHCT138DBR , SN74AHCT138DBR HB138 , SN74AHCT138DBRG4 , SN74AHCT138DBRG4 , SN74AHCT138DG4 , SN74AHCT138DG4 , SN74AHCT138DGVR , SN74AHCT138DGVR , SN74AHCT138DGVR HB138 , SN74AHCT138DR , SN74AHCT138DR , SN74AHCT138MDREP , SN74AHCT138MDREP , SN74AHCT138MPWREP , SN74AHCT138MPWREP , SN74AHCT138N
Features

  • Inputs Are TTL-Voltage Compatible
  • Designed Specifically for High-Speed Memory Decoders and Data-Transmission Systems
  • Incorporate Three Enable Inputs to Simplify Cascading and/or Data Reception
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)