CD74AC138 - 3-Line to 8-Line Inverting Decoders/Demultiplexers

Updated : 2020-01-09 14:43:53
Description

The ’AC138 decoders/demultiplexers are designed for high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, these decoders can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of these decoders and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoders is negligible.

The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications (see Application Information).

Products containing the "CD74AC138" keyword are: CD74AC138 , CD74AC138E , CD74AC138E , CD74AC138EE4 , CD74AC138EE4 , CD74AC138EG4 , CD74AC138EX , CD74AC138M , CD74AC138M , CD74AC138M96 , CD74AC138M96 , CD74AC138M96E4 , CD74AC138M96E4 , CD74AC138M96G4 , CD74AC138M96G4 , CD74AC138ME , CD74AC138ME4 , CD74AC138ME4 , CD74AC138MG4 , CD74AC138MS2074
Features

  • AC Types Feature 1.5-V to 5.5-V Operation and Balanced Noise Immunity at 30% of the Supply Voltage
  • Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
  • Designed Specifically for High-Speed Memory Decoders and Data-Transmission Systems
  • Incorporate Three Enable Inputs to Simplify Cascading and/or Data Reception
  • Balanced Propagation Delays
  • ±24-mA Output Drive Current
    • Fanout to 15 F Devices
  • SCR-Latchup-Resistant CMOS Process and Circuit Design
  • Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015