74AC11138 - 3-Line to 8-Line Decoders/Demultiplexers

Updated : 2020-01-09 14:43:53
Description

The 74AC11138 circuit is designed to be used in high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The conditions at the binary-select (A, B, C) inputs and the three enable (G1, , ) inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

The 74AC11138 is characterized for operation from -40°C to 85°C.

 

 

Products containing the "74AC11138" keyword are: 74AC11138D , 74AC11138D , 74AC11138DE4 , 74AC11138DG4 , 74AC11138DR , 74AC11138DR , 74AC11138DRE4 , 74AC11138DRG4 , 74AC11138DRG4 , 74AC11138N , 74AC11138N , 74AC11138NE4 , 74AC11138NSR , 74AC11138NSR , 74AC11138NSRE4 , 74AC11138NSRG4 , 74AC11138PW , 74AC11138PW , 74AC11138PWE4 , 74AC11138PWG4
Features

  • Designed Specifically for High-Speed Memory Decoders and Data Transmission Systems
  • Incorporates Three Enable Inputs to Simplify Cascading and/or Data Reception
  • Center-Pin VCC and GND Configurations Minimize High-Speed Switching Noise
  • EPICTM (Enhanced-Performance Implanted CMOS) 1-m Process
  • 500-mA Typical Latch-Up Immunity at 125°C
  • Package Options Include Plastic Small-Outline (D) and Thin Shrink Small-Outline (PW) Packages, and Standard Plastic 300-mil DIPs (N)

 

EPIC is a trademark of Texas Instruments Incorporated.