SN74LVC16373 - 16-Bit Transparent D-Type Latch With 3-State Outputs

Updated : 2020-01-09 14:41:22
Description

This 16-bit transparent D-type latch is designed for 2.7-V to 3.6-V VCC operation.

The SN74LVC16373 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. It can be used as two 8-bit latches or one 16-bit latch. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the D inputs.

A buffered output-enable (OE\) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE\ does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74LVC16373 is characterized for operation from -40°C to 85°C.

Products containing the "SN74LVC16373" keyword are: SN74LVC16373AD , SN74LVC16373ADGGR , SN74LVC16373ADGGRG4 , SN74LVC16373ADGVR , SN74LVC16373ADGVR , SN74LVC16373ADL , SN74LVC16373ADL , SN74LVC16373ADLG4 , SN74LVC16373ADLG4 , SN74LVC16373ADLR , SN74LVC16373ADLR , SN74LVC16373ADLRG4 , SN74LVC16373AGQLR , SN74LVC16373AGQLR , SN74LVC16373AZQLR , SN74LVC16373AZQLR , SN74LVC16373AZRDR , SN74LVC16373AZRDR , SN74LVC16373DGGR , SN74LVC16373DGGR
Features

  • Member of the Texas Instruments WidebusTM Family
  • EPICTM (Enhanced-Performance Implanted CMOS) Submicron Process
  • Typical VOLP (Output Ground Bounce)
    < 0.8 V at VCC = 3.3 V, TA = 25°C
  • Typical VOHV (Output VOH Undershoot)
    > 2 V at VCC = 3.3 V, TA = 25°C
  • Latch-Up Performance Exceeds 250 mA
    Per JEDEC Standard JESD-17
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages

    EPIC and Widebus are trademarks of Texas Instruments Incorporated.