These devices are positive-edge-triggered D-type flip-flops with a common enable input. The HCT273 devices are similar to the HCT377 devices, but feature a common clear enable (CLR)\ input instead of a latched clock.
Information at the data (D) inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a particular voltage level and is not directly related to the positive-going pulse. When CLK is at either the high or low level, the D input has no effect at the output. The circuits are designed to prevent false clocking by transitions at (CLR)\.
Products containing the "SN74HCT273" keyword are: SN74HCT273ANSR , SN74HCT273ANSR , SN74HCT273APWR , SN74HCT273APWR , SN74HCT273DBR , SN74HCT273DBR , SN74HCT273DBR HT273 , SN74HCT273DBRG4 , SN74HCT273DW , SN74HCT273DW , SN74HCT273DWE4 , SN74HCT273DWE4 , SN74HCT273DWG4 , SN74HCT273DWG4 , SN74HCT273DWR , SN74HCT273DWR , SN74HCT273DWRE4 , SN74HCT273DWRE4 , SN74HCT273DWRG4 , SN74HCT273DWRG4| Status | ACTIVE |
| SubFamily | D-type flip-flop |
| Technology Family | HCT |
| VCC | 5.5 |
| Bits | 8 |
| Voltage | 5 |
| F @ nom voltage | 25 |
| ICC @ nom voltage | 0.08 |
| tpd @ Nom Voltage | 36 |
| 3-state output | No |
| Rating | Catalog |
| Operating temperature range | -40 to 85 |
| Package Group | PDIP|20 |
| Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
| Approx. price | 0.12 | 1ku |