CD40194B - CMOS 4-Bit Bidirectional Universal Shift Register

Updated : 2020-01-09 14:40:20
Description

CD40194B is a universal shift register featuring parallel inputs, parallel outputs SHIFT RIGHT and SHIFT LEFT serial inputs, and a direct overriding clear input. In the parallel-load mode (S0 and S1 are high), data is loaded into the associated flip-flop and appears at the output after the positive transition of the CLOCK input. During loading, serial data flow is inhibited. Shift right and shift left are accomplished synchronously on the positive clock edge with data entered at the SHIFT RIGHT and SHIFT LEFT serial inputs, respectively. Clocking of the register is inhibited when both mode control inputs are low. When low, the RESET\ input resets all stages and forces all outputs low.

The CD40194B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

Products containing the "CD40194B" keyword are: CD40194BD , CD40194BE , CD40194BE , CD40194BE TI , CD40194BE(ROHS) , CD40194BEE4 , CD40194BEG4 , CD40194BF3A , CD40194BK3 , CD40194BNSR , CD40194BNSRE4 , CD40194BNSRE4 , CD40194BNSRG4 , CD40194BNSRG4 , CD40194BPW , CD40194BPW , CD40194BPWE4 , CD40194BPWG4 , CD40194BPWR , CD40194BPWRE4
Features

  • Medium-speed: fCL = 12 MHz (typ.) @ VDD = 10 V
  • Fully static operation
  • Synchronous parallel or serial operation
  • Asynchronous master reset
  • Standardized, symmetrical output characteristics
  • 5-V, 10-V, and 15-V parametric ratings
  • Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"
  • Applications
    • Arithmetic unit bus registers
    • Serial/parallel conversions
    • General-purpose register for bus-organized systems
    • General-purpose registers

NOT RECOMMENDED FOR NEW DESIGNS