This device contains two independent positive-edge-triggered D-type flip-flops. A low level at the preset (
) or clear (
) input sets or resets the outputs regardless of the levels of the other inputs. When
and
are inactive (high), data at the data (D) input meeting the setup-time requirements are transferred to the outputs on the low-to-high transition of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the D input may be changed without affecting the levels at the outputs.
The 74ACT11074 is characterized for operation from -40°C to 85°C.
Products containing the "74ACT11074" keyword are: 74ACT11074D , 74ACT11074DB , 74ACT11074DBR , 74ACT11074DBR , 74ACT11074DBRE4 , 74ACT11074DBRG4 , 74ACT11074DE4 , 74ACT11074DG4 , 74ACT11074DG4 , 74ACT11074DR , 74ACT11074DR , 74ACT11074DRE4 , 74ACT11074DRG4 , 74ACT11074DRG4 , 74ACT11074N , 74ACT11074N , 74ACT11074NE4 , 74ACT11074NS , 74ACT11074NSR , 74ACT11074NSR
EPIC is a trademark of Texas Instruments Incorporated.
| Status | ACTIVE |
| SubFamily | D-type flip-flop |
| Technology Family | ACT |
| VCC | 5.5 |
| Bits | 2 |
| Voltage | 5 |
| F @ nom voltage | 90 |
| ICC @ nom voltage | 0.04 |
| tpd @ Nom Voltage | 9.4 |
| 3-state output | No |
| Rating | Catalog |
| Operating temperature range | -40 to 85 |
| Package Group | PDIP|14 |
| Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
| Approx. price | 0.94 | 1ku |