This bus buffer gate is designed for 1.65-V to 5.5-V VCC operation.
The SN74LVC1G125 is a single line driver with a 3-state output. The output is disabled when the output-enable (OE) input is high.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
(1)Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
Status | ACTIVE |
SubFamily | Non-Inverting buffer/driver |
Technology Family | LVC |
VCC | 5.5 |
Bits | 1 |
Voltage | 1.8^2.5^3.3^5 |
F @ nom voltage | 150 |
tpd @ Nom Voltage | 9^5.5^4.5^4 |
ICC @ nom voltage | 0.01 |
IOL | 32 |
IOH | -32 |
Rating | HiRel Enhanced Product |
Operating temperature range | -40 to 85 |
Package Group | SC70|5 |
Package size: mm2:W x L (PKG) | [pf]5SC70[/pf]: 4 mm2: 2.1 x 2 (SC70|5) |
Approx. price | 0.15 | 1ku |