This quadruple bus buffer gate is designed for 1.65-V to 3.6-V VCC operation.
The SN74LVC125A features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.
(1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
Status | ACTIVE |
SubFamily | Non-Inverting buffer/driver |
Technology Family | LVC |
VCC | 3.6 |
Bits | 4 |
Voltage | 1.8^2.5^2.7^3.3 |
F @ nom voltage | 100 |
tpd @ Nom Voltage | 12.3^6.3^5.5^4.8 |
ICC @ nom voltage | 0.01 |
IOL | 24 |
IOH | -24 |
Rating | HiRel Enhanced Product |
Operating temperature range | -40 to 85 |
Package Group | SOIC|14 |
Package size: mm2:W x L (PKG) | [pf]14SOIC[/pf]: 52 mm2: 6 x 8.65 (SOIC|14) |
Approx. price | 0.23 | 1ku |