CD4011UB - CMOS Quad 2-Input NAND Gate

Updated : 2020-01-09 14:39:01
Description

CD4011UB quad 2-input NAND gate provides the system designer with direct implementation of the NAND function and supplements the existing family of CMOS gates.

The CD4011UB types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline package (M, MT, M96, NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes).

Products containing the "CD4011UB" keyword are: CD4011UBE , CD4011UBE , CD4011UBEE4 , CD4011UBEE4 , CD4011UBEG4 , CD4011UBEX , CD4011UBF , CD4011UBF/3A , CD4011UBF3A , CD4011UBM , CD4011UBM , CD4011UBM96 , CD4011UBM96 , CD4011UBMG4 , CD4011UBMT , CD4011UBMT , CD4011UBMTG4 , CD4011UBNSR , CD4011UBNSR , CD4011UBNSRE4
Features

  • Propagation delay time = 30 ns (typ). at CL = 50 pF, VDD = 10 V
  • Standardized symmetrical output characteristics
  • 100% tested for quiescent current at 20V
  • Maximum input current of 1 µA at 18 V over full package temperature range; 100nA at 18 V and 25°C
  • 5-V, 10-V, and 15-V parametric ratings
  • Meets all requirements of JEDEC Tentative Standard No. 13B "Standard Specifications for Description of ’B’ Series CMOS Devices"

Data sheet acquired from Harris Semiconductor

Parametrics
StatusACTIVE
SubFamilyNAND gate
Technology FamilyCD4000
VCC18
Channels4
Inputs per channel2
ICC @ nom voltage0.015
IOL6.8
IOH-6.8
Input typeStandard CMOS
Output typePush-Pull
FeaturesHigh Speed (tpd 10-50ns)
Data rate8
RatingCatalog
Operating temperature range-55 to 125
Package GroupPDIP|14
Package size: mm2:W x L (PKG)See datasheet (PDIP)
Approx. price0.11 | 1ku