CD4001UB - CMOS Quad 2-Input NOR Gate

Updated : 2020-01-09 14:39:01
Description

CD4001UB quad 2-input NOR gate provides the system designer with direct implementation of the NOR function and supplements the existing family of CMOS gates.

The CD4001UB types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes).

Products containing the "CD4001UB" keyword are: CD4001UBE , CD4001UBE , CD4001UBEE4 , CD4001UBEE4 , CD4001UBEG4 , CD4001UBEX , CD4001UBF , CD4001UBF/3 , CD4001UBF3A , CD4001UBM , CD4001UBM , CD4001UBM96 , CD4001UBM96 , CD4001UBM96E4 , CD4001UBME4 , CD4001UBME4 , CD4001UBMT , CD4001UBMT , CD4001UBMTG4 , CD4001UBNSR
Features

  • Propagation delay time = 30 ns (typ.) at CL = 50 pF, VDD = 10 V
  • Standardized symmetrical output characteristics
  • 100% tested for maximum quiescent current at 20 V
  • Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of ’B’ Series CMOS Devices"
  • Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
  • 5-V, 10-V, and 15-V parametric ratings

Data sheet acquired from Harris Semiconductor

Parametrics
StatusACTIVE
SubFamilyNOR gate
Technology FamilyCD4000
VCC18
Channels4
Inputs per channel2
ICC @ nom voltage0.015
IOL6.8
IOH-6.8
Input typeStandard CMOS
Output typePush-Pull
FeaturesStandard Speed (tpd > 50ns)
Data rate8
RatingCatalog
Operating temperature range-55 to 125
Package GroupPDIP|14
Package size: mm2:W x L (PKG)See datasheet (PDIP)
Approx. price0.11 | 1ku