This octal bus transceiver is designed for asynchronous communication between data buses. The device transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable (OE)\ input can be used to disable the device so the buses are effectively isolated.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.
Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
Status | ACTIVE |
SubFamily | Standard transceiver |
Technology Family | ABT |
VCC | 5.5 |
Bits | 8 |
Voltage | 5 |
F @ nom voltage | 150 |
tpd @ Nom Voltage | 3.5 |
IOL | 32 |
Rating | HiRel Enhanced Product |
Operating temperature range | -55 to 125 |
Package Group | SSOP|20 |
Package size: mm2:W x L (PKG) | [pf]20SSOP[/pf]: 38 mm2: 5.3 x 7.2 (SSOP|20) |
Approx. price | 0.46 | 1ku |
Schmitt Trigger | No |