ADS62P2X is a dual channel 12-bit A/D converter family with maximum sample rates up to 125 MSPS. It combines high performance and low power consumption in a compact 64 QFN package. Using an internal sample and hold and low jitter clock buffer, the ADC supports high SNR and high SFDR at high input frequencies. It has coarse and fine gain options that can be used to improve SFDR performance at lower full-scale input ranges.
ADS62P2X includes a digital processing block that consists of several useful and commonly used digital functions such as ADC offset correction, fine gain correction (in steps of 0.05 dB), decimation by 2,4,8 and in-built and custom programmable filters. By default, the digital processing block is bypassed, and its functions are disabled.
Two output interface options exist – parallel CMOS and DDR LVDS (Double Data Rate). ADS62P2X includes internal references while traditional reference pins and associated decoupling capacitors have been eliminated. Nevertheless, the device can also be driven with an external reference. The device is specified over the industrial temperature range (–40°C to 85°C).
Products containing the "ADS62P25" keyword are: ADS62P25EVM , ADS62P25EVM , ADS62P25IRGC25 , ADS62P25IRGCR , ADS62P25IRGCR , ADS62P25IRGCRG4 , ADS62P25IRGCT , ADS62P25IRGCT , ADS62P25IRGCTG4Status | ACTIVE |
SubFamily | High-speed ADCs (>10MSPS) |
Resolution | 12 |
Sample Rate | 125 |
Number of input channels | 2 |
INL | |
SNR | 70.8 |
SFDR | 85 |
Power consumption | 792 |
Interface | DDR LVDS^Parallel CMOS |
Architecture | Pipeline |
Operating temperature range | -40 to 85 |
Rating | Catalog |
Package Group | VQFN|64 |
Package size: mm2:W x L (PKG) | [pf]64VQFN[/pf]: 81 mm2: 9 x 9 (VQFN|64) |
Approx. price | 51.44 | 1ku |
Analog input BW | 450 |