The ADS5270 is a high-performance, 40MSPS, 8-channel analog-to-digital converter (ADC). Internal references are provided, simplifying system design requirements. Low power consumption allows for the highest of system integration densities. Serial LVDS (low-voltage differential signaling) outputs reduce the number of interface lines and package size.
An integrated phase lock loop (PLL) multiplies theincoming ADC sampling clock by a factor of 12. This high-frequency LVDS clock is used in the data serialization and transmission process. The word output of each internal ADC is serialized and transmitted either MSB or LSB first. In addition to the eight data outputs, a bit clock and a word clock are also transmitted. The bit clock is at 6x the speed of the sampling clock, whereas the word clock is at the same speed of the sampling clock.
The ADS5270 provides internal references, or can optionally be driven with external references. Best performance can be achieved through the internal reference mode.
The device is available in a TQFP-80 PowerPAD package and is specified over a -40°C to +85°C operating range.
Products containing the "ADS5270" keyword are: ADS52701PFP , ADS5270C , ADS5270EVM , ADS5270I , ADS5270IPFP , ADS5270IPFP , ADS5270IPFPG4 , ADS5270IPFPR , ADS5270IPFPT , ADS5270IPFPT , ADS5270IPFPTG4 , ADS5270IPFPTG4Status | ACTIVE |
SubFamily | High-speed ADCs (>10MSPS) |
Resolution | 12 |
Sample Rate | 40 |
Number of input channels | 8 |
INL | |
SNR | 70.5 |
SFDR | 85 |
Power consumption | 907 |
Interface | Parallel LVDS |
Architecture | Pipeline |
Operating temperature range | -40 to 85 |
Rating | Catalog |
Package Group | HTQFP|80 |
Package size: mm2:W x L (PKG) | [pf]80HTQFP[/pf]: 196 mm2: 14 x 14 (HTQFP|80) |
Approx. price | 68.55 | 1ku |
Analog input BW | 300 |