The ADC322x are a high-linearity, ultra-low power, dual-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC322x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
Products containing the "ADC3221" keyword are: ADC3221EVM , ADC3221EVM , ADC3221IRGZR , ADC3221IRGZR , ADC3221IRGZT , ADC3221IRGZTStatus | ACTIVE |
SubFamily | High-speed ADCs (>10MSPS) |
Resolution | 12 |
Sample Rate | 25 |
Number of input channels | 2 |
INL | |
SNR | 71.1 |
SFDR | 93 |
Power consumption | 120 |
Interface | Serial LVDS |
Architecture | Pipeline |
Operating temperature range | -40 to 85 |
Rating | Catalog |
Package Group | VQFN|48 |
Package size: mm2:W x L (PKG) | [pf]48VQFN[/pf]: 49 mm2: 7 x 7 (VQFN|48) |
Approx. price | 9.98 | 1ku |
Analog input BW | 540 |