The TLC320AD50C, TLC320AD50I, and TLC320AD52C provide high-resolution signal conversion from digital-to-analog (D/A) and from analog-to-digital (A/D) using oversampling sigma-delta technology. This device consists of a pair of 16-bit synchronous serial conversion paths (one for each direction) and includes an interpolation filter before the DAC and a decimation filter after the ADC. Other overhead functions on the chip include timing (sample rate, FSD delay) and control (programmable gain amplifier, PLL, communication protocol, etc.). The sigma-delta architecture produces high resolution A/D and D/A conversion at a low system cost.
Programmable functions of this device can be selected through the serial interface. Options include reset, power down, communications protocol, signal sampling rate, gain control, and system test modes (see section 6). The TLC320AD50C and TLC320AD52C are characterized for operation from 0°C to 70°C, and the TLC320AD50I is characterized for operation from \x9640°C to 85°C.
Products containing the "TLC320AD50" keyword are: TLC320AD50 , TLC320AD501 , TLC320AD50C , TLC320AD50C/I , TLC320AD50CD , TLC320AD50CDW , TLC320AD50CDW , TLC320AD50CDWR , TLC320AD50CDWRG4 , TLC320AD50CPT , TLC320AD50CPT , TLC320AD50CPTR , TLC320AD50CPTR , TLC320AD50I , TLC320AD50IDW , TLC320AD50IDW , TLC320AD50IDWR , TLC320AD50IDWRG4Status | ACTIVE |
SubFamily | Audio CODECs |
ADC channels | 0 |
ADC SNR | 0 |
DAC channels | 0 |
DAC SNR | 0 |
Analog inputs | 2 |
Analog outputs | 2 |
Sampling Rate | 22.05 |
Package size: mm2:W x L (PKG) | [pf]48LQFP[/pf]: 81 mm2: 9 x 9 (LQFP|48) |
Approx. price | 24.91 | 1ku |
Rating | Catalog |