These monolithic transistor-transistor-logic (TTL) circuits feature dual 1-line-to-4-line demultiplexers with individual strobes and common binary-address inputs in a single 16-pin package. When both sections are enabled by the strobes, the common binary-address inputs sequentially select and route associated input data to the appropriate output of each section. The individual strobes permit activating or inhibiting each of the 4-bit sections as desired. Data applied to input 1C is inverted at its outputs and data applied at 2C\ is not inverted through its outputs. The inverter following the 1C data input permits use as a 3-to-8-line decoder or 1-to-8-line demultiplexer without external gating. Input clamping diodes are provided on all of these circuits to minimize transmission-line effects and simplify system design.
Products containing the "SN74LS156" keyword are: SN74LS156D , SN74LS156D , SN74LS156DE4 , SN74LS156DE4 , SN74LS156DG4 , SN74LS156DG4 , SN74LS156DR , SN74LS156DR , SN74LS156DR2 , SN74LS156DRE4 , SN74LS156DRE4 , SN74LS156DRG4 , SN74LS156DRG4 , SN74LS156J , SN74LS156N , SN74LS156N , SN74LS156N-74LS156 , SN74LS156ND , SN74LS156NDS , SN74LS156NE4
Status | ACTIVE |
SubFamily | Encoders & decoders |
Technology Family | LS |
VCC | 5.25 |
Bits | 4 |
Voltage | 5 |
F @ nom voltage | 35 |
ICC @ nom voltage | 10 |
tpd @ Nom Voltage | 27 |
Rating | Catalog |
Operating temperature range | 0 to 70 |
Package Group | PDIP|16 |
Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
Approx. price | 0.28 | 1ku |