These advanced Schottky devices are capable of performing high-speed arithmetic or logic comparisons on two 8-bit binary or two's complement words. Two fully decoded decisions about words P and Q are externally available at two outputs. These devices are fully expandable to any number of bits without external gates. To compare words of longer lengths, the P > QOUT and P < QOUT outputs of a stage handling less significant bits can be connected to the P > QIN and P < QIN inputs of the next stage handling more significant bits. The cascading paths are implemented with only a two-gate-level delay to reduce overall comparison times for long words. Two alternative methods of cascading are shown in application information.
The latch is transparent when P latch-enable (PLE) input is high; the P-input port is latched
when PLE is low. This provides the designer with temporary storage for the P-data word. The enable circuitry is implemented with minimal delay times to enhance performance when cascaded for longer words. The PLE, P, and Q data inputs utilize pnp input transistors to reduce the low-level current input requirement to typically -0.25 mA, which minimizes dc loading effects.
The SN54AS885 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74AS885 is characterized for operation from 0°C to 70°C.
In these cases, P > QOUT follows P > QIN and P < QOUT follows P < QIN.
AG = arithmetically greater than
Products containing the "SN74AS885" keyword are: SN74AS885DW , SN74AS885DW , SN74AS885DWR , SN74AS885NT , SN74AS885NT , SN74AS885NT. , SN74AS885NT3 , SN74AS885NTE4 , SN74AS885NTG4
Status | ACTIVE |
SubFamily | Digital comparator |
Technology Family | AS |
VCC | 5.5 |
Bits | 8 |
Voltage | 5 |
F @ nom voltage | 35 |
ICC @ nom voltage | 210 |
tpd @ Nom Voltage | 17.5 |
Rating | Catalog |
Operating temperature range | 0 to 70 |
Package Group | SOIC|24 |
Package size: mm2:W x L (PKG) | [pf]24SOIC[/pf]: 160 mm2: 10.3 x 15.5 (SOIC|24) |
Approx. price | 8.54 | 1ku |