The CD54HC4514, CD74HC4514, and CD74HC4515 are high-speed silicon gate devices consisting of a 4-bit strobed latch and a 4-to-16 line decoder. The selected output is enabled by a low on the enable input (E\). A high on E\ inhibits selection of any output. Demultiplexing is accomplished by using the E\ input as the data input and the select inputs (A0-A3) as addresses. This E\ input also serves as a chip select when these devices are cascaded.
When Latch Enable (LE\) is high the output follows changes in the inputs (see truth table). When LE is low the output is isolated from changes in the input and remains at the level (high for the 4514, low for the 4515) it had before the latches were enabled. These devices, enhanced versions of the equivalent CMOS types, can drive 10 LSTTL loads.
Products containing the "CD74HC4515" keyword are: CD74HC4515E , CD74HC4515E , CD74HC4515EE4 , CD74HC4515EG4 , CD74HC4515EN , CD74HC4515ENE4 , CD74HC4515M , CD74HC4515M96 , CD74HC4515M96 , CD74HC4515M96E4 , CD74HC4515M96E4 , CD74HC4515M96G4 , CD74HC4515ME4 , CD74HC4515MG4Status | ACTIVE |
SubFamily | Encoders & decoders |
Technology Family | HC |
VCC | 6 |
Bits | 16 |
Voltage | 3.3^5 |
F @ nom voltage | 28 |
ICC @ nom voltage | 0.08 |
tpd @ Nom Voltage | 23 |
Rating | Catalog |
Operating temperature range | -55 to 125 |
Package Group | SOIC|24 |
Package size: mm2:W x L (PKG) | [pf]24SOIC[/pf]: 160 mm2: 10.3 x 15.5 (SOIC|24) |
Approx. price | 1.24 | 1ku |