This 9-bit latch is designed specifically for storing the contents of the input data bus and providing the capability of reading back the stored data onto the input data bus. In addition, this device provides a 3-state buffer-type output and is easily implemented in parity applications.
The nine latches are transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. The Q outputs are in the 3-state condition when the output-enable (
) input is high.
Read back is provided through the output-enable (
) input. When
is taken low, the data present at the output of the data latches is allowed to pass back onto the input data bus. When
is taken high, the output of the data latches is isolated from the D inputs.
does not affect the internal operation of the latches; however, precautions should be taken not to create a bus conflict.
The SN74ALS992 is characterized for operation from 0°C to 70°C.
Products containing the "SN74ALS992" keyword are: SN74ALS992DW , SN74ALS992DW , SN74ALS992DWR , SN74ALS992DWRE4 , SN74ALS992DWRG4 , SN74ALS992NT , SN74ALS992NT , SN74ALS992NT. , SN74ALS992NTE4
| Status | ACTIVE |
| SubFamily | D-type latch |
| Technology Family | ALS |
| VCC | 5.5 |
| Bits | 9 |
| Voltage | 5 |
| F @ nom voltage | 75 |
| ICC @ nom voltage | 80 |
| tpd @ Nom Voltage | 16 |
| 3-state output | Yes |
| Rating | Catalog |
| Operating temperature range | 0 to 70 |
| Package Group | SOIC|24 |
| Package size: mm2:W x L (PKG) | [pf]24SOIC[/pf]: 160 mm2: 10.3 x 15.5 (SOIC|24) |
| Approx. price | 8.12 | 1ku |