The HC74 and HCT74 utilize silicon gate CMOS technology to achieve operating speeds equivalent to LSTTL parts. They exhibit the low power consumption of standard CMOS integrated circuits, together with the ability to drive 10 LSTTL loads.
This flip-flop has independent DATA, SET\, RESET\ and CLOCK inputs and Q and Q\ outputs. The logic level present at the data input is transferred to the output during the positive-going transition of the clock pulse. SET\ and RESET\ are independent of the clock and are accomplished by a low level at the appropriate input.
The HCT logic family is functionally as well as pin compatible with the standard LS logic family.
Products containing the "CD74HCT74" keyword are: CD74HCT74E , CD74HCT74E , CD74HCT74E/TI , CD74HCT74EE4 , CD74HCT74ES2065 , CD74HCT74EX , CD74HCT74M , CD74HCT74M , CD74HCT74M96 , CD74HCT74M96 , CD74HCT74M96G4 , CD74HCT74M96G4 , CD74HCT74ME4 , CD74HCT74ME4 , CD74HCT74MG4 , CD74HCT74MT , CD74HCT74MT , CD74HCT74MTE4 , CD74HCT74MTE4 , CD74HCT74MTG4Data sheet acquired from Harris Semiconductor
Status | ACTIVE |
SubFamily | D-type flip-flop |
Technology Family | HCT |
VCC | 5.5 |
Bits | 2 |
Voltage | 5 |
F @ nom voltage | 25 |
ICC @ nom voltage | 0.04 |
tpd @ Nom Voltage | 44 |
3-state output | No |
Rating | Catalog |
Operating temperature range | -55 to 125 |
Package Group | PDIP|14 |
Package size: mm2:W x L (PKG) | See datasheet (PDIP) |
Approx. price | 0.14 | 1ku |